# Assignment 1 extra

Q1

## CODE TB 1:

```
dff_tb.sv
      module dff_tb1 ();
      parameter USE_EN = 1;
      logic clk, rst, d, en;
     logic q;
     logic q_ex;
     dff r(.*);
          int error counter = 0;
          int correct_counter = 0;
      task golden_model ;
        if (rst)
             q_ex <= 0;
             if(USEEN)
                   q_ex \leftarrow d;
             else
                q_ex \leftarrow d;
      endtask //automatic
          task cheack_result ;
            @(negedge clk);
            if (q_ex != q) begin
                $display("%t error",$time);
                error_counter++;
          correct_counter++;
```

## DO FILE 1:

```
dff1.do
1 vlib work
2 vlog dff.v dff_tb.sv +cover -covercells
3 vsim -voptargs=+acc work.dff_tb1 -cover
4 add wave *
5 coverage save dff_tb1.ucdb -onexit
6 run -all
```

## DISPLAY 1:

## **COVERAGE 1:**

```
______
Branch Coverage:
  Enabled Coverage
                      Bins Hits Misses Coverage ---- 3 3 0 100.00%
  Branches
Statement Coverage:
                       Bins
  Enabled Coverage
                              Hits Misses Coverage
                                 4
                                      0 100.00%
                          4
   Statements
Toggle Coverage:
                          Bins Hits Misses Coverage
   Enabled Coverage
                                         0 100.00%
   Toggles
                           10
                                  10
```

## CODE TB 2:

```
module dff_tb2 ();
parameter USE_EN = 0;
logic clk, rst, d, en;
logic q_ex;
    int error_counter = 0;
    int correct_counter = 0;
task golden_model ;
      q_ex <= 0;
      if({\sf USE\_EN})
            q_ex <= d;
         q_ex <= d;
      @(negedge clk);
      if (q_ex != q) begin
         $display("%t error",$time);
         error_counter++;
    correct_counter++;
```

#### DO FILE 2:

```
dff2.do
1 vlib work
2 vlog dff.v dff_tb.sv +cover -covercells
3 vsim -voptargs=+acc work.dff_tb2 -cover
4 add wave *
5 coverage save dff_tb2.ucdb -onexit
6 run -all
Chat (CTR
```

#### DISPLAY 2:

## COVERAGE 2:

| Branch Coverage: Enabled CoverageBranches       | Bins | Hits | Misses Coverage |
|-------------------------------------------------|------|------|-----------------|
|                                                 |      |      |                 |
|                                                 | 3    | 3    | 0 100.00%       |
| Statement Coverage: Enabled Coverage Statements | Bins | Hits | Misses Coverage |
|                                                 |      |      |                 |
|                                                 | 4    | 4    | 0 100.00%       |
| Toggle Coverage: Enabled Coverage Toggles       | Bins | Hits | Misses Coverage |
|                                                 |      |      |                 |
|                                                 | 10   | 10   | 0 100.00%       |

## **VERIFICATION PLAN:**

| 1 label | description                                                   | stimulus generation                     | function functionality cheack                                |
|---------|---------------------------------------------------------------|-----------------------------------------|--------------------------------------------------------------|
| 2 dff_1 | when the rst is asserted the output dout value must be low    | directed at the start of the simulation | cheacker in the testbench to make sure the output is correct |
| 3 dff_2 | verifying random d and en and cheack output with golden model | directed at the start of the simulation | cheacker in the testbench to make sure the output is correct |
| 4 dff_3 | when the rst is asserted the output dout value must be low    | directed at the start of the simulation | cheacker in the testbench to make sure the output is correct |